O.P.Code: 16EC424 R16 H.T.No. ## SIDDHARTH INSTITUTE OF ENGINEERING & TECHNOLOGY:: PUTTUR (AUTONOMOUS) B.Tech III Year II Semester Supplementary Examinations May/June-2024 DIGITAL IC APPLICATIONS | | | DIGITAL IC APPLICATIONS | | | | |--------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-------------| | (Electronics and Communication Engineering) | | | | | | | 11 | IIII | s: 5 nours | Max. | Ma | rks: 60 | | (Answer all Five Units $5 \times 12 = 60$ Marks) | | | | | | | | | UNIT-I | | | | | 1 | 1 | a Draw the circuit diagram of a two input LS-TTL NAND gate and explain the functional behavior? | CO1 | L3 | 6M | | | , | b Explain in detail about basic ECL logic circuit. | 001 | - | | | | | | CO1 | L2 | <b>6M</b> | | 2 | | OR Design a 2 input NAND acts of 12 1 1 | | | | | _ | | Design a 2-input NAND gate using diode logic and a transistor inverter. Analyze the circuit with the help of transfer characteristics. | CO1 | L6 | 6M | | | | Explain the following terms with reference to TTL gate. | CO1 | <b>L2</b> | 6M - | | | | i) D.C noise margin ii) Logic levels | COI | L | OIVI W | | | | UNIT-II | | | | | 3 | | Discuss about behavioral design element with an example. | CO <sub>2</sub> | L4 | <b>6M</b> | | | ľ | Design the logic circuit and write a data-flow style VHDL program for | CO <sub>2</sub> | L6 | 6M | | | | the following function. F (P) = $\Sigma A, B, C, D$ (1,5,6,7,9,13) + d(4,15). | | | OIVI | | | | OR | | | | | 4 | a | Design the logic circuit and write VHDL program for the following | CO <sub>2</sub> | Τ. | (N.T. | | | | functions. $F(X) = \Sigma A$ , B, C, D (0, 2, 5, 7, 8, 10, 13, 15) + d (1, 6, 11). | COZ | <b>L6</b> | <b>6M</b> | | | b | Design the logic circuit and write VHDL program for the following | CO2 | τ. | <b>63.5</b> | | | | functions. $F(Y) = \Pi A$ , B,C,D (1, 4, 5, 7, 9, 11, 12, 13, 15). | CO <sub>2</sub> | <b>L6</b> | 6M | | | | | | | | | 5 | | Explain the angular Control of the C | | | | | 3 | a | Explain the operation of standard IC for 3X8 decoder with necessary | CO <sub>3</sub> | L2 | <b>6M</b> | | | , | truth table and internal architecture. | | | | | | b | Write a VHDL code for the above Standard IC | CO <sub>3</sub> | L2 | <b>6M</b> | | 7. | | OR | | | 0111 | | 6 | a | Design the following functions using PAL and PLA. | CO3 | <b>L6</b> | 6M | | | | $F1 = \Sigma(0,1,2,5,7,11,13,14) + d(4,8,10)$ | COS | 1.70 | OIVI | | | b | Design the following functions using PAL and PLA. $F2 = \Sigma(0,3,5,6)$ | <b>CO3</b> | Τ. | CNA | | | | UNIT-IV | COS | L6 | 6 <b>M</b> | | 7 | | Write a VHDI code for a social address in No. 1 | | | | | • | | Write a VHDL code for a serial adder using Mealy type FSM. | CO <sub>4</sub> | L2 | 12M | | 8 | • | Design a 4 bit B' Communication | | | | | o | a<br>L | Design a 4-bit Ring Counter and explain its operation. | CO <sub>4</sub> | <b>L6</b> | 6M | | | b | Write a VHDL code for the above design. | <b>CO4</b> | L2 | 6M | | | | UNIT-V | | | | | 9 | | Design a 8 hit harmal chiffer and 1 | CO5 | Τ. | 101/ | | | | program for the same in data flow style. | COS | L6 | 12M | | | | OR | | | | | 10 | a | Distinguish between the synchronous and asynchronous counters | 00- | <u>.</u> | - | | _ | h | What are the impediments to synchronous design? | | L4 | 6 <b>M</b> | | | ~ | | CO <sub>5</sub> | L2 | 6 <b>M</b> | | | | *** END *** | | | |